Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 319 of 1286
REJ09B0158-0100
Pin Name
Function
I/O
Description
IOIS16
*
2
16-Bit I/O
Input
16-bit I/O signal when setting PCMCIA interface.
Valid only in little endian mode
BREQ
*
3
Bus Release
Request
Input
Bus release request signal
BACK
Bus Request
Acknowledge
Output
Bus release acknowledge signal
CE2A
*
4
,
CE2B
*
4
PCMCIA Card
Select
Output
When setting PCMCIA,
CE2A
and
CE2B
MODE3
*
5
,
MODE4
*
5
Area 0 Bus
Width
Input
Signal setting area 0 bus width and MPX
interface at power-on reset
MODE5
*
6
Endian
Switchover
Input
Endian setting at a power-on reset
DACK0
*
7, 10
DMA
channel
0
transfer end
notification
Output
Strobe output from channel 0 to external device
which has output
DREQ0
*
11
, regarding DMA
transfer request
DACK1
*
7, 10
DMA
channel
1
transfer end
notification
Output
Strobe output from channel 1 to external device
which has output
DREQ1
*
11
, regarding DMA
transfer request
DACK2
*
8, 10
DMA
channel
2
transfer end
notification
Output
Strobe output from channel 2 to external device
which has output
DREQ2
*
11
, regarding DMA
transfer request
DACK3
*
9, 10
DMA
channel
3
transfer end
notification
Output
Strobe output from channel 3 to external device
which has output
DREQ3
*
11
, regarding DMA
transfer request
Notes: 1. These pins are multiplexed with the GPIO pins.
2. This pin is multiplexed with the TMU/RTC and GPIO pin.
3. This pin is multiplexed with the GPIO pin.
4. When bits TYPE2 to TYPE0 in the CS5 bus control register (CS5BCR) are set to b'100,
CE2A
act as PCMCIA output pin, and bits TYPE2 to TYPE0 in the CS6 bus control
register (CS6BCR) are set to B'100,
CE2B
act as PCMCIA output pin.
5. This pin is multiplexed with the INTC and FLCTL pin.
6. This pin is multiplexed with the SCIF, MMCIF and GPIO pin.
7. This pin is multiplexed with the MODE control and GPIO pin.
8. This pin is multiplexed with the
MRESETOUT
, H-UDI, and GPIO pin.
9. This pin is multiplexed with the INTC, H-UDI and GPIO pin.
10. Can be selectable the polarity (initial state is low active). For details, see section 14,
Direct Memory Access Controller (DMAC).
11. Can be selectable the polarity and detection edge (initial state is low active). For details,
see section 14, Direct Memory Access Controller (DMAC).
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...