Rev.1.00 Dec. 13, 2005 Page xx of l
20.4
Operation ........................................................................................................................... 727
20.4.1
Time Setting Procedures....................................................................................... 727
20.4.2
Time Reading Procedures ..................................................................................... 728
20.4.3
Alarm Function..................................................................................................... 729
20.5
Interrupts............................................................................................................................ 730
20.6
Usage Notes ....................................................................................................................... 730
20.6.1
Register Initialization............................................................................................ 730
20.6.2
Crystal Oscillator Circuit ...................................................................................... 730
20.6.3
Interrupt source and request generating order....................................................... 732
Section 21 Serial Communication Interface with FIFO (SCIF)........................ 733
21.1
Features.............................................................................................................................. 733
21.2
Input/Output Pins ............................................................................................................... 739
21.3
Register Descriptions ......................................................................................................... 740
21.3.1
Receive Shift Register (SCRSR) .......................................................................... 742
21.3.2
Receive FIFO Data Register (SCFRDR) .............................................................. 742
21.3.3
Transmit Shift Register (SCTSR) ......................................................................... 743
21.3.4
Transmit FIFO Data Register (SCFTDR)............................................................. 743
21.3.5
Serial Mode Register (SCSMR)............................................................................ 744
21.3.6
Serial Control Register (SCSCR).......................................................................... 747
21.3.7
Serial Status Register n (SCFSR) ......................................................................... 751
21.3.8
Bit Rate Register n (SCBRR) ............................................................................... 758
21.3.9
FIFO Control Register n (SCFCR) ....................................................................... 759
21.3.10
Transmit FIFO Data Count Register n (SCTFDR) ............................................... 762
21.3.11
Receive FIFO Data Count Register n (SCRFDR)................................................. 763
21.3.12
Serial Port Register n (SCSPTR) .......................................................................... 764
21.3.13
Line Status Register n (SCLSR) ........................................................................... 767
21.3.14
Serial Error Register n (SCRER) .......................................................................... 768
21.4
Operation ........................................................................................................................... 769
21.4.1
Overview .............................................................................................................. 769
21.4.2
Operation in Asynchronous Mode ........................................................................ 772
21.4.3
Operation in Clocked Synchronous Mode ............................................................ 783
21.5
SCIF Interrupt Sources and the DMAC ............................................................................. 792
21.6
Usage Notes ....................................................................................................................... 794
Section 22 Serial I/O with FIFO (SIOF) ........................................................... 797
22.1
Features.............................................................................................................................. 797
22.2
Input/Output Pins ............................................................................................................... 799
22.3
Register Descriptions ......................................................................................................... 800
22.3.1
Mode Register (SIMDR) ...................................................................................... 802
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...