Rev.1.00 Dec. 13, 2005 Page xxxviii of l
Figure 24.18 Example of Command Sequence for Commands with Write Data
(Stream Transfer)................................................................................................... 924
Figure 24.19 Example of Operational Flow for Commands with Write Data
(Single Block Transfer) ......................................................................................... 925
Figure 24.20 Example of Operational Flow for Commands with Write Data (1)
(Open-ended Multiple Block Transfer)................................................................. 926
Figure 24.20 Example of Operational Flow for Commands with Write Data (2)
(Open-ended Multiple Block Transfer)................................................................. 927
Figure 24.20 Example of Operational Flow for Commands with Write Data (3)
(Pre-defined Multiple Block Transfer).................................................................. 928
Figure 24.20 Example of Operational Flow for Commands with Write Data (4)
(Pre-defined Multiple Block Transfer).................................................................. 929
Figure 24.21 Example of Operational Flow for Commands with Write Data
(Stream Transfer) .................................................................................................. 930
Figure 24.22 Example of Read Sequence Flow (Single Block Transfer) ................................... 934
Figure 24.23 Example of Read Sequence Flow (1) (Open-ended Multiple Block Transfer)...... 935
Figure 24.23 Example of Read Sequence Flow (2) (Open-ended Multiple Block Transfer)...... 936
Figure 24.23 Example of Read Sequence Flow (3) (Pre-defined Multiple Block Transfer) ...... 937
Figure 24.23 Example of Read Sequence Flow (4) (Pre-defined Multiple Block Transfer) ...... 938
Figure 24.24 Example of Operational Flow for Stream Read Transfer...................................... 939
Figure 24.25 Example of Operational Flow for Auto-mode
Pre-defined Multiple Block Read Transfer (1)...................................................... 940
Figure 24.25 Example of Operational Flow for Auto-mode
Pre-defined Multiple Block Read Transfer (2) ...................................................... 941
Figure 24.26 Example of Write Sequence Flow (1) (Single Block Transfer)............................. 944
Figure 24.26 Example of Write Sequence Flow (2) (Single Block Transfer)............................. 945
Figure 24.27 Example of Write Sequence Flow (1) (Open-ended Multiple Block Transfer)..... 946
Figure 24.27 Example of Write Sequence Flow (2) (Open-ended Multiple Block Transfer)..... 947
Figure 24.27 Example of Write Sequence Flow (3) (Pre-defined Multiple Block Transfer)...... 948
Figure 24.27 Example of Write Sequence Flow (4) (Pre-defined Multiple Block Transfer)...... 949
Figure 24.28 Example of Operational Flow for Stream Write Transfer ..................................... 950
Figure 24.29 Example of Operational Flow for Auto-mode
Pre-defined Multiple Block Write Transfer (1)..................................................... 951
Figure 24.29 Example of Operational Flow for Auto-mode
Pre-defined Multiple Block Write Transfer (2)..................................................... 952
Section 25 Audio Codec Interface (HAC)
Figure 25.1 Block Diagram ........................................................................................................ 956
Figure 25.2 AC97 Frame Slot Structure ..................................................................................... 973
Figure 25.3 Initialization Sequence ............................................................................................ 976
Figure 25.4 Sample Flowchart for Off-Chip Codec Register Write ........................................... 977
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...