Section 19 Compare Match Timer (CMT)
Rev.1.00 Dec. 13, 2005 Page 687 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
9, 8
CC0
All 0
R/W
Free-Running Timer Clock Control
This clock is used for the 32-bit free-running timer (FRT)
and also for the 16-bit timer/counter in channel 0.
*
00: Clock for FRT and timer 0 is 1/32 of peripheral clock
(Pck)
01: Clock for FRT and timer 0 is 1/128 of peripheral
clock (Pck)
10: Clock for FRT and timer 0 is 1/512 of peripheral
clock (Pck)
11: Clock for FRT and timer 0 is 1/1024 of peripheral
clock (Pck)
The clock which divided from the peripheral clock (Pck)
is the timer/counter resolution.
7, 6
—
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
5
4
SI1
SI0
0
0
R/W
R/W
Channel 1 to 0 Stop Ignore
For the channel n, these bits determine whether in
output compare mode with 32-bit free-running timer
mode, the output remains active for half the maximum
time or until the stop value is reached.
0: Output remains active until the channel n stop time
value is reached
1: Output remains active for half the total time of the FRT
n = 0, 1
3
2
1
0
OP3
OP2
OP1
OP0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 Operation
For the channel n, if in timer mode, these bits determine
whether the timer is used in output compare or input
capture mode.
Set 1 to the corresponding bit when using channel 2 or 3
as the timer.
0: Input capture mode (can be set in channel 0, 1)
1: Output compare mode
When a channel is in output compare mode, the
corresponding IEEn bits has to be set to 0.
n = 3 to 0
Note:
*
The source clock is the peripheral clock (Pck). The clock which divided from the source
clock is the timer/counter resolution of the channel.
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...