Rev.1.00 Dec. 13, 2005 Page xvii of l
Section 15 Clock Pulse Generator (CPG)..........................................................613
15.1
Features.............................................................................................................................. 613
15.2
Input/Output Pins ............................................................................................................... 616
15.3
Clock Operating Modes ..................................................................................................... 617
15.4
Register Descriptions ......................................................................................................... 618
15.4.1
Frequency Control Register (FRQCR) ................................................................. 619
15.4.2
PLL Control Register (PLLCR)............................................................................ 621
15.5
Notes on Board Design ...................................................................................................... 622
Section 16 Watchdog Timer and Reset..............................................................625
16.1
Features.............................................................................................................................. 625
16.2
Input/Output Pins ............................................................................................................... 627
16.3
Register Descriptions ......................................................................................................... 628
16.3.1
Watchdog Timer Stop Time Register (WDTST) .................................................. 629
16.3.2
Watchdog Timer Control/Status Register (WDTCSR) ......................................... 630
16.3.3
Watchdog timer Base Stop Time Register (WDTBST) ........................................ 631
16.3.4
Watchdog Timer Counter (WDTCNT)................................................................. 632
16.3.5
Watchdog Timer Base Counter (WDTBCNT) ..................................................... 632
16.4
Operation ........................................................................................................................... 633
16.4.1
Reset request ......................................................................................................... 633
16.4.2
Using watchdog timer mode ................................................................................. 634
16.4.3
Using Interval timer mode .................................................................................... 634
16.4.4
Time for WDT Overflow ...................................................................................... 635
16.4.5
Clearing WDT Counter......................................................................................... 636
16.5
Status Pin Change Timing during Reset ............................................................................ 636
16.5.1
Power-On Reset by PRESET................................................................................ 636
16.5.2
Power-On Reset by Watchdog Timer Overflow ................................................... 638
16.5.3
Manual Reset by Watchdog Timer Overflow ....................................................... 640
Section 17 Power-Down Mode..........................................................................643
17.1
Features.............................................................................................................................. 643
17.1.1
Types of Power-Down Modes .............................................................................. 643
17.2
Input/Output Pins ............................................................................................................... 645
17.3
Register Descriptions ......................................................................................................... 645
17.3.1
Standby Control Register (MSTPCR)................................................................... 646
17.4
Sleep Mode ........................................................................................................................ 648
17.4.1
Transition to Sleep mode ...................................................................................... 648
17.4.2
Cancellation of Sleep Mode.................................................................................. 648
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...