Rev.1.00 Dec. 13, 2005 Page xxxiv of l
Section 15 Clock Pulse Generator (CPG)
Figure 15.1 Block Diagram of CPG ........................................................................................... 614
Figure 15.2 Points for Attention when Using Crystal Resonator................................................ 622
Figure 15.3 Points for Attention when Using PLL and DLL Circuit.......................................... 623
Section 16 Watchdog Timer and Reset
Figure 16.1 Block Diagram of WDT.......................................................................................... 626
Figure 16.2 WDT Counting Up Operation ................................................................................. 635
Figure 16.3 STATUS Output during Power-on.......................................................................... 637
Figure 16.4 STATUS Output by Reset input during Normal Operation .................................... 637
Figure 16.5 STATUS Output by Reset input during Sleep Mode .............................................. 638
Figure 16.6 STATUS Output by Watchdog timer overflow Power-On Reset
during Normal Operation ........................................................................................ 639
Figure 16.7 STATUS Output by Watchdog timer overflow Power-On Reset
during Sleep Mode .................................................................................................. 639
Figure 16.8 STATUS Output by Watchdog timer overflow Manual Reset
during Normal Operation........................................................................................ 640
Figure 16.9 STATUS Output by Watchdog timer overflow Manual Reset
during Sleep Mode.................................................................................................. 641
Section 17 Power-Down Mode
Figure 17.1 DDR-SDRAM Interface Operation when
Turning System Power Supply On/Off ................................................................... 650
Figure 17.2 Sequence for Turning Off System Power Supply in Self-Refresh Mode ................ 652
Figure 17.3 Sequence for Turning System Power Supply On/Off.............................................. 654
Figure 17.4 Mode Transition Diagram ....................................................................................... 655
Figure 17.5 Status Pins Output from Sleep to Interrupt.............................................................. 656
Section 18 Timer Unit (TMU)
Figure 18.1 Block Diagram of TMU .......................................................................................... 658
Figure 18.2 Example of Count Operation Setting Procedure ..................................................... 670
Figure 18.3 TCNT Auto-Reload Operation................................................................................ 671
Figure 18.4 Count Timing when Operating on Internal Clock ................................................... 671
Figure 18.5 Count Timing when Operating on External Clock.................................................. 672
Figure 18.6 Count Timing when Operating on on-chip RTC output Clock ............................... 672
Figure 18.7 Operation Timing when Using Input Capture Function .......................................... 673
Section 19 Timer/Counter (CMT)
Figure 19.1 Block Diagram of CMT .......................................................................................... 678
Figure 19.2 Edge Detection (example of rising edge) ................................................................ 691
Figure 19.3 32-Bit Timer Mode: Input Capture (channel 1 and channel 0)................................ 692
Figure 19.4 32-bit Timer mode: Input Capture Operation Timing ............................................. 692
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...