Rev.1.00 Dec. 13, 2005 Page xxv of l
28.2.19
Port G Data Register (PGDR)............................................................................. 1084
28.2.20
Port H Data Register (PHDR)............................................................................. 1085
28.2.21
Port J Data Register (PJDR) ............................................................................... 1085
28.2.22
Port K Data Register (PKDR)............................................................................. 1086
28.2.23
Port L Data Register (PLDR).............................................................................. 1086
28.2.24
Port M Data Register (PMDR) ........................................................................... 1087
28.2.25
Port E Pull-Up Control Register (PEPUPR) ....................................................... 1087
28.2.26
Port H Pull-Up Control Register (PHPUPR) ...................................................... 1088
28.2.27
Port J Pull-Up Control Register (PJPUPR)......................................................... 1089
28.2.28
Port K Pull-Up Control Register (PKPUPR) ...................................................... 1090
28.2.29
Port M Pull-Up Control Register (PMPUPR) ..................................................... 1091
28.2.30
Input-Pin Pull-Up Control Register 1 (PPUPR1)................................................ 1092
28.2.31
Input-Pin Pull-Up Control Register 2 (PPUPR2)................................................ 1093
28.2.32
On-chip Module Select Register (OMSELR) ..................................................... 1094
28.3
Usage Example ................................................................................................................ 1097
28.3.1
Port Output Function .......................................................................................... 1097
28.3.2
Port Input function .............................................................................................. 1098
28.3.3
On-chip Module Function................................................................................... 1099
Section 29 User Break Controller (UBC) ........................................................1101
29.1
Features............................................................................................................................ 1101
29.2
Register Descriptions ....................................................................................................... 1103
29.2.1
Match Condition Setting Registers 0 and 1 (CBR0 and CBR1) ......................... 1105
29.2.2
Match Operation Setting Registers 0 and 1 (CRR0 and CRR1) ......................... 1111
29.2.3
Match Address Setting Registers 0 and 1 (CAR0 and CAR1)............................ 1113
29.2.4
Match Address Mask Setting Registers 0 and 1 (CAMR0 and CAMR1) ........... 1114
29.2.5
Match Data Setting Register 1 (CDR1) .............................................................. 1115
29.2.6
Match Data Mask Setting Register 1 (CDMR1) ................................................. 1116
29.2.7
Execution Count Break Register 1 (CETR1) ...................................................... 1117
29.2.8
Channel Match Flag Register (CCMFR) ............................................................ 1118
29.2.9
Break Control Register (CBCR) ......................................................................... 1119
29.3
Operation Description ...................................................................................................... 1120
29.3.1
Definition of Words Related to Accesses ........................................................... 1120
29.3.2
User Break Operation Sequence ......................................................................... 1121
29.3.3
Instruction Fetch Cycle Break ............................................................................ 1122
29.3.4
Operand Access Cycle Break.............................................................................. 1123
29.3.5
Sequential Break ................................................................................................. 1124
29.3.6
Program Counter Value to be Saved................................................................... 1126
29.4
User Break Debugging Support Function ........................................................................ 1127
29.5
User Break Examples....................................................................................................... 1128
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...