Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 458 of 1286
REJ09B0158-0100
Bit
Bit Name
Initial
Value R/W
Description
6 PER 0
SH:
R/W
PCI: R/W
Parity Error
Controls the device's response when the PCIC detects
a parity error or receives a parity error. When this bit is
set to 1, the
PERR
signal is asserted.
0: No response parity error
1: Response parity error
5 VGAPS
0
SH:
R
PCI: R
VGA Palette Snoop Control
0: VGA compatible device
1: Palette register write is not supported (not
supported)
4 MWIE
0
SH:
R
PCI: R
PCI Memory Write and Invalidate Control
Controls issuance of a memory write and invalidate
command in a master access.
0: Memory write is used
1: Memory write and invalidate command is executable
(not supported)
3 SC 0
SH:
R
PCI: R
PCI Special Cycles
Indicates whether or not to support the special cycle
operations in a target access.
0: Special cycles ignored
1: Special cycles monitored (not supported)
2 BM 0
SH:
R/W
PCI: R/W
PCI Bus Master Control
Controls a bus master.
0: Bus master function disabled
1: Bus master function enabled
1 MS 0
SH:
R/W
PCI: R/W
PCI Memory Space Control
Controls accesses to memory space of this LSI. When
this bit is cleared to 0, a memory transfer to the PCIC is
terminated with a master abort.
0: Does not respond to memory space accesses
1: Respond to memory space accesses
0 IOS 0
SH:
R/W
PCI: R/W
PCI I/O Space
Controls accesses to I/O space of this LSI. When this
bit is cleared to 0, a I/O transfer to the PCIC is
terminated with a master abort.
0: Does not respond to I/O space accesses
1: Respond to I/O space accesses
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...