Rev.1.00 Dec. 13, 2005 Page xxx of l
Section 7 Memory Management Unit (MMU)
Figure 7.1 Role of MMU............................................................................................................ 149
Figure 7.2 Virtual Address Space (AT in MMUCR = 0)............................................................ 150
Figure 7.3 Virtual Address Space (AT in MMUCR = 1)............................................................ 151
Figure 7.4 P4 Area...................................................................................................................... 153
Figure 7.5 Physical Address Space............................................................................................. 154
Figure 7.6 UTLB Configuration ................................................................................................. 167
Figure 7.7 Relationship between Page Size and Address Format............................................... 169
Figure 7.8 ITLB Configuration................................................................................................... 170
Figure 7.9 Flowchart of Memory Access Using UTLB.............................................................. 171
Figure 7.10 Flowchart of Memory Access Using ITLB ............................................................. 172
Figure 7.11 Operation of LDTLB Instruction............................................................................. 175
Figure 7.12 Memory-Mapped ITLB Address Array................................................................... 184
Figure 7.13 Memory-Mapped ITLB Data Array ........................................................................ 185
Figure 7.14 Memory-Mapped UTLB Address Array ................................................................. 187
Figure 7.15 Memory-Mapped UTLB Data Array....................................................................... 188
Figure 7.16 Physical Address Space (32-Bit Address Extended Mode)..................................... 188
Figure 7.17 PMB Configuration ................................................................................................. 190
Figure 7.18 Memory-Mapped PMB Address Array ................................................................... 193
Figure 7.19 Memory-Mapped PMB Data Array......................................................................... 193
Section 8 Caches
Figure 8.1 Configuration of Operand Cache (OC) ..................................................................... 198
Figure 8.2 Configuration of Instruction Cache (IC) ................................................................... 199
Figure 8.3 Configuration of Write-Back Buffer ......................................................................... 211
Figure 8.4 Configuration of Write-Through Buffer.................................................................... 211
Figure 8.5 Memory-Mapped IC Address Array ......................................................................... 218
Figure 8.6 Memory-Mapped IC Data Array............................................................................... 219
Figure 8.7 Memory-Mapped OC Address Array........................................................................ 221
Figure 8.8 Memory-Mapped OC Data Array ............................................................................. 222
Figure 8.9 Store Queue Configuration........................................................................................ 223
Section 10 Interrupt Controller (INTC)
Figure 10.1 Block Diagram of INTC.......................................................................................... 244
Figure 10.2 Example of IRL Interrupt Connection..................................................................... 297
Figure 10.3 On-chip Module Interrupt Priority .......................................................................... 301
Figure 10.4 Interrupt Operation Flowchart................................................................................. 309
Figure 10.5 Example of Interrupt Handling Routine .................................................................. 312
Section 11 Local Bus State Controller (LBSC)
Figure 11.1 LBSC Block Diagram ............................................................................................. 317
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...