Rev.1.00 Dec. 13, 2005 Page 1279 of 1286
REJ09B0158-0100
Index
Numerics
16-Bit Timer
Input Capture ...................................... 697
Output Compare ................................. 699
32-Bit address extended mode................ 188
32-Bit Timer
Input Capture ...................................... 692
Output Compare ................................. 693
A
Address space identifier (ASID)............. 155
Address Space of the DDRIF.................. 404
Address translation ................................. 155
Addressing modes..................................... 53
Alarm Function....................................... 729
Area ........................................................ 320
Areas....................................................... 357
Arithmetic operation instructions ............. 61
ASID....................................................... 167
Asynchronous serial
communication mode.............................. 733
ATI ......................................................... 730
Audio Codec Interface (HAC)................ 955
Auto-Reload Count Operation ................ 671
Auto-Request mode ................................ 588
B
Baud rate generator................................. 827
Big endian................................................. 48
Block Diagram............................................ 9
Branch instructions ................................... 65
Break....................................................... 794
BRI ......................................................... 793
Burst mode.............................................. 599
Burst Mode ............................................. 599
Burst ROM Interface............................... 370
Bus Arbitration........................................ 395
Byte Control SRAM Interface ................ 389
C
Cacheability bit ....................................... 168
Caches..................................................... 197
Clock Pulse Generator (CPG) ................. 613
Clocked synchronous serial
communication mode.............................. 733
Command Access Mode ....................... 1044
Compare Match Timer (CMT)................ 677
Control registers........................................ 34
Crystal Oscillator Circuit ........................ 730
CUI ......................................................... 730
Cycle-steal mode..................................... 597
D
Data address error ................................... 115
Data Alignment....................................... 406
Data TLB miss exception................ 110, 180
Data TLB multiple hit exception ............ 180
Data TLB multiple-hit exception ............ 109
Data TLB protection violation
exception......................................... 113, 181
DDR-SDRAM Interface (DDRIF).......... 401
DDR-SDRAM Power Supply Backup .... 650
Delay slot .................................................. 51
Delayed branches ...................................... 51
Direct memory access controller
(DMAC).................................................. 557
Dirty bit................................................... 169
Division by zero...................................... 142
Double-precision floating-point
extended registers...................................... 38
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...