Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 263 of 1286
REJ09B0158-0100
•
Interrupt mask register 2 (INTMSK2)
INTMSK2 settings are valid for particular IRL interrupt codes generated by the pattern of input
signals on pins
IRL7
to
IRL4
or
IRL3
to
IRL0
and when all IRL interrupts from the corresponding
set of pins are not masked by the setting in INTMSK1.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IM001
IM002
IM003
IM004
IM005
IM006
IM007
IM008
IM009
IM010
IM011
IM012
IM013
IM015 IM014
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IM101
IM102
IM103
IM104
IM105
IM106
IM107
IM108
IM109
IM110
IM111
IM112
IM113
IM115 IM114
Bit:
Initial value:
R/W:
Bit Name
Initial
Value R/W Description
31 IM015 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LLLL (H'0).
30 IM014 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LLLH (H'1).
29 IM013 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LLHL (H'2).
[When reading]
0: The interrupt is
acceptable.
1: The interrupt is
masked.
[When writing]
0: No effect
1: Masks the interrupt
28 IM012 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LLHH (H'3).
27 IM011 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LHLL (H'4).
26 IM010 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LHLH (H'5).
25 IM009 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LHHL (H'6).
24 IM008 0 R/W
Sets
masking
of
interrupt-
request generation by
IRL3
to
IRL0
= LHHH (H'7).
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...