Appendix
Rev.1.00 Dec. 13, 2005 Page 1265 of 1286
REJ09B0158-0100
Reset
Pin Name
(LSI level)
Pin Name
(Module level)
Related
Module I/O
Power
-on Manual Sleep
Module
Standby
Bus
Release
TCLK/
IOIS16
Port J0 (default) GPIO
I/O
PI
*
2
PI/I/O
PI/I/O
PI/I/O
TCLK
TMU
I/O
PI/I/O
PI/I/O
K
PI/I/O
IOIS16
LBSC
I
PI/I PI/I
PI/I
ASEBRK
/
BRKACK
ASEBRK
/
BRKACK
H-UDI I/O PI PI/O PI/O
PI/O
TCK TCK
TMU
I
PI
PI
PI
PI
TRST
TRST
H-UDI
I
PI
PI
PI
PI
TDI TDI
H-UDI
I
PI
PI
PI
PI
TMS TMS
H-UDI
I
PI
PI
PI
PI
TDO TDO
H-UDI
O
O
O
O
O
AUDCK/FALE AUDCK
(default)
H-UDI O O
O
O
O
FALE
FLCTL
O
O O K
O
AUDSYNC/
FCE
AUDSYNC
(default)
H-UDI O O
O
O
O
FCE
FLCTL
O
O O K
O
AUDATA[3:0]
(default)
H-UDI O O
O
O
O
AUDATA[3:0]/
FD [3:0]
FD[3:0] FLCTL
I/O
PI/I/O
PI/I/O
K
PI/I/O
MPMD MPMD
H-UDI
I
PI
PI
PI
PI
XRTCSTBI
XRTCSTBI
RTC I I I
I
I
XTAL2 XTAL2
RTC
O
O
O
O
O
EXTAL2 EXTAL2
RTC
I
I
I
I
I
Legend:
:
Disabled (not selected) or not supported
I:
Input
O:
Output
H:
High
level
output
L:
Low level output
Z:
High impedance state
PI:
Input and pulled up with a built-in pull-up resistance.
PZ: High impedance and pulled up with a built-in pull-up resistance.
PI/I, PZ/Z etc.: Depending on the register setting. Refer to section 11, Local Bus State
Controller (LBSC), section 28, General Purpose I/O (GPIO), and related
module section.
K:
Input is high impedance and output is held its state.
POR: Power on reset
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...