Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 383 of 1286
REJ09B0158-0100
11.5.6 MPX
Interface
When both the MODE4 and MODE3 pins are set to 0 at a power-on reset by the
PRESET
pin, the
MPX interface is selected for area 0. The MPX interface is selected for areas 1, 2, and 4 to 6 by
the MPX bit in CS1BCR, CS2BCR, and CS4BCR to CS6BCR. The MPX interface provides an
address/data multiplex-type bus protocol and facilitates connection with external memory
controller chips using an address/data multiplex-type 32-bit single bus. A bus cycle consists of an
address phase and a data phase. Address information is output on D25 to D0 and the access size is
output on D31 to D29 in the address phase. The
BS
signal is asserted for one cycle to indicate the
address phase. The
CSn
signal is asserted at the rising edge in Tm1 and is negated after the end of
the last data transfer in the data phase. Therefore, a negation cycle does not occur in the case of
minimum pitch access. The
FRAME
signal is asserted at the rising edge in Tm1 and negated at the
start of the last data transfer cycle in the data phase. Therefore, an external device for the MPX
interface must internally store the address information and access size output in the address phase
and perform data input/output for the data phase. For details, see section 11.5.1, Endian/Access
Size and Data Alignment.
Values output on address pins A25 to A0 are not guaranteed.
In 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus width.
The first access is performed on the data for which there was an access request, and the remaining
accesses are performed according to the set bus width. If the access size is larger than the bus
width in this case, a burst access with continuing multiple data cycle occurs after one address
output. The bus is not released during this transfer.
Table 11.16 Relationship between D31 to D29 and Access Size in Address Phase
D31 D30 D29 Access
Size
0 0 0 Byte
1
Word
1 0 Longword
1
Unused
1 x x 32-byte
burst
[Legend]
x: Don't
care
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...