Section 19 Compare Match Timer (CMT)
Rev.1.00 Dec. 13, 2005 Page 685 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
31
30
29
28
TE3
TE2
TE1
TE0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 timer enable
Enables the counting of each of the 16-bit counters. If
these bits are inactive when operating in timer mode or
in counter mode, the counters are reset to 0.
In updown-counter mode, channel 1 needs to be
disabled (TE1 = 0).
0: Counting disabled; counter will be reset to H'0000
1: Counter is incremented
n = 3 to 0
27
26
25
24
IOE3
IOE2
IOE1
IOE0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 Interrupt Overflow Enable
These bits enable an interrupt to be generated when
the relevant IOn bit is set in CMTIRQS register.
0: Interrupt generation disabled
1: Interrupt generation enabled
n = 3 to 0
23
22
21
20
ICE3
ICE2
ICE1
ICE0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 Interrupt Compare Enable
These bits enable an interrupt to be generated when
the relevant ICn bit is set in the CMTIRQS register.
0: Interrupt generation disabled
1: Interrupt generation enabled
n = 3 to 0
19
18
— All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
17
16
IEE1
IEE0
0
0
R/W
R/W
Channel 1 to 0 Interrupt Edge Enable
These bits enable an interrupt to be generated when
the relevant IEn bit is set in CMTIRQS register.
0: Interrupt generation disabled
1: Interrupt generation enabled
When a channel is in output compare mode, the
corresponding IEEn has to be set to 0.
n = 1, 0
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...