Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 447 of 1286
REJ09B0158-0100
Pin Name
PCI standard
signal name
I/O
Description
IDSEL
IDSEL
Input
PCI Configuration Device Select
This signal is input to the PCI device to select
configuration cycles (only for normal mode).
DEVSEL DEVSEL
I/O
(STRI)
PCI Device Select
Indicates the device driving this signal has decoded its
address as the target. As an input, this signal indicates
that a device has been selected.
INTD
*
2
INTC
*
3
INTB
*
3
INTD
INTC
INTB
Input
Interrupts D, C, and B
Indicate that a PCI device is requesting an interrupt.
Only these signals are available in host bus bridge
mode.
INTA INTA
I/O
(output:
O/D)
Interrupt A
Indicates that a PCI device is requesting an interrupt
(input) in host bus bridge mode. This signal is used to
request an interrupt (output: O/D) in normal mode.
REQ3
to
REQ1
*
4
REQ[3:1]
Input
PCI Bus Request
Available only in host bus bridge mode.
GNT3
to
GNT1
*
4
GNT[3:1]
Output
(TRI)
PCI Bus Grant
Available only in host bus bridge mode.
REQ0
/
REQOUT
REQ0
I/O
(TRI)
PCI Bus Request
Functions as an input or an output in host bus bridge
mode and as an output in normal mode.
GNT0
/
GNTIN
GNT0
I/O
(TRI)
PCI Bus Grant
Functions as an input or an output in host bus bridge
mode and as an input in normal mode.
SERR SERR
I/O
(output:
O/D)
PCI System Error
PERR PERR
I/O
(TRI)
PCI Parity Error
PCIRESET
—
Output
PCI reset output (only for host bus bridge mode)
MODE6
*
5
—
Input
PCI Operating Mode Select
Low: PCI normal mode in which the PCIC operates as
a PCI bridge on the PCICLK
High: PCI host bus bridge mode in which the PCIC
operates as a PCI bridge on the PCICLK
Содержание SH7780 Series
Страница 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Страница 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Страница 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Страница 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Страница 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Страница 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Страница 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Страница 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Страница 450: ...Section 11 Local Bus State Controller LBSC Rev 1 00 Dec 13 2005 Page 400 of 1286 REJ09B0158 0100 ...
Страница 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Страница 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Страница 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Страница 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Страница 1004: ...Section 24 Multimedia Card Interface MMCIF Rev 1 00 Dec 13 2005 Page 954 of 1286 REJ09B0158 0100 ...
Страница 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Страница 1070: ...Section 26 Serial Sound Interface SSI Module Rev 1 00 Dec 13 2005 Page 1020 of 1286 REJ09B0158 0100 ...
Страница 1104: ...Section 27 NAND Flash Memory Controller FLCTL Rev 1 00 Dec 13 2005 Page 1054 of 1286 REJ09B0158 0100 ...
Страница 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Страница 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Страница 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Страница 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Страница 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Страница 1339: ......
Страница 1340: ...SH7780 Hardware Manual ...