![Infineon XDPP1100 Скачать руководство пользователя страница 556](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193556.webp)
User Manual 556 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
UARTDMACR
TXDMAE
RW
700C_0048h [1]
Transmit DMA enable. If this bit is
set to 1, DMA for the transmit FIFO
is enabled.
UARTDMACR
DMAONERR
RW
700C_0048h [2]
DMA on error. If this bit is set to 1,
the DMA receive request outputs,
UARTRXDMASREQ or
UARTRXDMABREQ, are disabled
when the UART error interrupt is
asserted.
UARTPeriphID
0
PARTNUMBER0
R
700C_0FE0h [7:0]
PARTNUMBER[7:0]. Together with
the upper bits from PARTNUMBER1,
PARTNUMBER[11:0] identifies the
peripheral. In this case the three-
digit product code, 0x011, is
returned.
UARTPeriphID
1
PARTNUMBER1
R
700C_0FE4h [3:0]
PARTNUMBER[11:8]. Together with
the lower bits from PARTNUMBER0,
PARTNUMBER[11:0] identifies the
peripheral. In this case the three-
digit product code, 0x011, is
returned.
UARTPeriphID
1
DESIGNER0
R
700C_0FE4h [7:4]
DESIGNER[3:0]. Together with the
upper bits from DESIGNER1,
DESIGNER[7:0] identifies the
peripheral designer. In this case it
returns 0x41, indicating Arm® Ltd.
UARTPeriphID
2
DESIGNER1
R
700C_0FE8h [3:0]
DESIGNER[7:4]. Together with the
lower bits from DESIGNER0,
DESIGNER[7:0] identifies the
peripheral designer. In this case it
returns 0x41, indicating Arm® Ltd.
UARTPeriphID
2
REVISION
R
700C_0FE8h [7:4]
Returns the peripheral revision
number, with 0 indicating the initial
revision.
UARTPeriphID
3
CONFIGURATION
R
700C_0FECh [7:0]
Returns the configuration option of
the peripheral.
UARTPCellID0 UARTPCellID0
R
700C_0FF0h [7:0]
UARTPCellID[7:0]. Together with
the other cell ID registers,
UARTPCellID[31:0] is used as a
standard cross-peripheral ID
system. In this case
UARTPCellID[31:0] = 0xB105F00D.
UARTPCellID1 UARTPCellID1
R
700C_0FF4h [7:0]
UARTPCellID[15:8]. Together with
the other cell ID registers,
UARTPCellID[31:0] is used as a
standard cross-peripheral ID