![Infineon XDPP1100 Скачать руководство пользователя страница 499](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193499.webp)
User Manual 499 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
6003_0028h
1: Periodic mode
TIM_SEQ1_TIM
ERCONTROL
TEN
RW
6001_0028h
6002_0028h
6003_0028h
[7]
Timer enable.
0: Timer disabled
1: Timer enabled
TIM_SEQ1_TIM
ERINTCLR
CLRINT
W
6001_002Ch
6002_002Ch
6003_002Ch
[31:0]
Interrupt clear. A write of any value
to this write-only register clears the
counter interrupt.
TIM_SEQ1_TIM
ERRIS
RAWINT
R
6001_0030h
6002_0030h
6003_0030h
[0]
Raw interrupt status. Reflects the
raw interrupt status from the
counter prior to masking by INTEN.
0: Raw interrupt not asserted
1: Raw interrupt asserted
TIM_SEQ1_TIM
ERMIS
STINT
R
6001_0034h
6002_0034h
6003_0034h
[0]
Timer interrupt status. Reflects the
counter interrupt status after
masking by INTEN.
0: Interrupt disabled or not
asserted
1: Interrupt enabled and asserted
TIM_SEQ1_TIM
ERBGLOAD
BVALUE
RW
6001_0038h
6002_0038h
6003_0038h
[31:0]
TIM_SEQ1_TIMERBGLOAD contains
the value used to reload the
counter when periodic mode is
enabled, and the current count
reaches zero.
This register provides an
alternative method of accessing the
TIM_SEQ1_TIMERLOAD register.
The difference is that writes to
TIM_SEQ1_TIMERBGLOAD do not
cause the counter to immediately
restart from the new value.
Reading from this register returns
the same value returned from
TIM_SEQ1_TIMERLOAD.
15.10
PMBus module
This chapter describes the PMBus module embedded in the CPUS.
The PMBus module implements an I
2
C slave interface controller compliant with PMBus protocol profile. The
PMBus supports an AMBA® APB compliant interface.