User Manual 355 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
0: Clock
“
bif_per_i2c_clk
”
is not
gated by CM0 power state status
1: Clock
“
bif_per_i2c_clk
”
is gated
when CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_bif_per_uart_clk
_g
RW
4000_2014h [16]
Enable bif_per_uart_clk clock
gating when Cortex®-M0 enters
sleep state.
0: Clock
“
bif_per_uart_clk
”
is not
gated by CM0 power state status
1: Clock
“
bif_per_uart_clk
”
is gated
when CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_dtimer1_clk_g
RW
4000_2014h [17]
Enable dtimer1_clk clock gating
when Cortex®-M0 enters sleep
state.
0: Clock
“
dtimer1_clk
”
is not gated
by CM0 power state status
1: Clock
“
dtimer1_clk
”
is gated
when CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_dtimer2_clk_g
RW
4000_2014h [18]
Enable dtimer2_clk clock gating
when Cortex®-M0 enters sleep
state.
0: Clock
“
dtimer2_clk
”
is not gated
by CM0 power state status
1: Clock
“
dtimer2_clk
”
is gated
when CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_dtimer3_clk_g
RW
4000_2014h [19]
Enable dtimer3_clk clock gating
when Cortex®-M0 enters sleep
state.
0: Clock
“
dtimer3_clk
”
is not gated
by CM0 power state status
1: Clock
“
dtimer3_clk
”
is gated
when CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_wdt_clk_g
RW
4000_2014h [20]
Enable wdt_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
wdt_clk
”
is not gated by
CM0 power state status
1: Clock
“
wdt_clk
”
is gated when
CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_gpio0_clk_g
RW
4000_2014h [21]
Enable gpio0_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
gpio0_clk
”
is not gated by
CM0 power state status
1: Clock
“
gpio0_clk
”
is gated when
CM0 is in sleep state