![Infineon XDPP1100 Скачать руководство пользователя страница 386](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193386.webp)
User Manual 386 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
SWPWDN_CTRL register: only if the
SW_PWDN_CTRL register has been
configured does the
SW_PWDN_REQ register have
effect.
0: No request to enter power-down
1: Request CPUS to enter power-
down. This will be effective if the
EN_SWPWDN bit has been set.
SW_PWDN_CT
RL
EN_SWPWDN
RW
4000_1010h [0]
Enable CPUS/RAM/ROM power-
down by software. Note: A software
power-down procedure is applied
in two steps:
1. Set EN_SWPWDN bit to
“
1
”
2. Write SW_PWDN_REQ register
Wakeup is performed by asserting
the WKUP_IN signal (if it has been
enabled) or the RSTN signal.
0: CPUS cannot be powered down
by using SW procedure
1: CPUS can be powered down by
using SW procedure
HW_PWDN_CT
RL
EN_HWPWDN
RW
4000_1014h [0]
Reserved.
CPUS_EN is static set to 1
(XDPP1100 does not support
hardware-commanded power-
down).
SPARE_FF
SPARE_FF
RW
4000_1018h [31:0]
Spare register
RSTMODS_SET SWRST
W
4000_1020h [0]
CPUS software reset.
0: Status of module reset
unchanged
1: Forces reset of CPUS module
Asserting SWRST causes the CPUS
to be initialized with the exception
of the debugger section and the
watchdog functionalities. FW is
rebooting from address
0000_0000h.
RSTMODS_SET DMARST
W
4000_1020h [1]
DMA and DMA wrapper reset bit. To
exercise a module reset, FW has to
set and clear the proper bit
accordingly.
0: Status of module reset
unchanged
1: Forces reset of module