![Infineon XDPP1100 Скачать руководство пользователя страница 555](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193555.webp)
User Manual 555 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
interrupt state of the UARTBEINTR
interrupt.
UARTMIS
OEMIS
R
700C_0040h [10]
Overrun error masked interrupt
status. Returns the masked
interrupt state of the UARTOEINTR
interrupt.
UARTICR
RIMIC
W
700C_0044h [0]
nUARTRI modem interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
CTSMIC
W
700C_0044h [1]
nUARTCTS modem interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
DCDMIC
W
700C_0044h [2]
nUARTDCD modem interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
DSRMIC
W
700C_0044h [3]
nUARTDSR modem interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
RXIC
W
700C_0044h [4]
Receive interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
TXIC
W
700C_0044h [5]
Transmit interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
RTIC
W
700C_0044h [6]
Receive timeout interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
FEIC
W
700C_0044h [7]
Framing error interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
PEIC
W
700C_0044h [8]
Parity error interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
BEIC
W
700C_0044h [9]
Break error interrupt clear.
0: No effect
1: Clear interrupt
UARTICR
OEIC
W
700C_0044h [10]
Overrun error interrupt clear.
0: No effect
1: Clear interrupt
UARTDMACR
RXDMAE
RW
700C_0048h [0]
Receive DMA enable. If this bit is set
to 1, DMA for the receive FIFO is
enabled.