![Infineon XDPP1100 Скачать руководство пользователя страница 184](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193184.webp)
User Manual
184 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Digital pulse width modulator
Peripheral Field name
Access Address
Bits
Description
voltage.
LSB = 1.25 mV, range = 0.0 to
18.75 mV at VSEN
pid
pid_burst_mode_ith
RW
7000_1C14h
(pid0)
7000_2014h
(pid1)
[9:4]
BM entry current threshold. When
BM is enabled
(POWER_MODE[7:0]=0x00), the
controller will enter BM when the
sensed current drops below
pid_burst_mode_ith.
LSB = (Q
ADC
/2) where Q
ADC
is the
value of MFR_IOUT_APC in amps,
range = 0.0 to 31.5 Q
ADC
pid
pid_burst_reps
RW
7000_1C14h
(pid0)
7000_2014h
(pid1)
[11:10]
BM cycle count. In BM, 1 cycle
corresponds to 1 even half-cycle
pulse followed by 1 odd half-cycle
pulse. This register defines the
number of burst cycles in each
burst event. A higher cycle count
can be used to increase the
inductor peak current in a burst
event, which will increase the time
between burst events at a given
load current.
0: 1 cycle
1: 2 cycles
2: 4 cycles
3: 8 cycles
common sync_deglitch_en
RW
7000_3008h [28]
Deglitch enable for digital sync
function when used as an input.
0: Sync input deglitch disabled
1: Sync input deglitch enabled
common sync_dir_out
RW
7000_3014h [13]
Defines direction of pin mapped to
PWM ramp sync feature.
0: Sync mapped pin is input
1: Sync mapped pin is output
common sync_fly_period
R
7000_30A8h [10:0]
Current sync flywheel period, will
match incoming period when lock
achieved.
LSB = 5 ns, range = 0 to 10.235 µs
common sync_in_period
R
7000_30A8h [21:11]
Measured incoming period on sync
mapped input.
LSB = 5 ns, range = 0 to 10.235 µs
common sync_state
R
7000_30A8h [23:22]
Digital sync state.
0: Using internal sync clock
1: Phase locking to external sync
clock
2: Using external sync clock
3: Phase locking to internal sync
clock