![Infineon XDPP1100 Скачать руководство пользователя страница 553](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193553.webp)
User Manual 553 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
UARTFEINTR interrupt is set. A write
of 0 clears the mask.
UARTIMSC
PEIM
RW
700C_0038h [8]
Parity error interrupt mask. A read
returns the current mask for the
UARTPEINTR interrupt. On a write
of 1, the mask of the UARTPEINTR
interrupt is set. A write of 0 clears
the mask.
UARTIMSC
BEIM
RW
700C_0038h [9]
Break error interrupt mask. A read
returns the current mask for the
UARTBEINTR interrupt. On a write
of 1, the mask of the UARTBEINTR
interrupt is set. A write of 0 clears
the mask.
UARTIMSC
OEIM
RW
700C_0038h [10]
Overrun error interrupt mask. A
read returns the current mask for
the UARTOEINTR interrupt. On a
write of 1, the mask of the
UARTOEINTR interrupt is set. A
write of 0 clears the mask.
UARTRIS
RIRMIS
R
700C_003Ch [0]
nUARTRI modem interrupt status.
Returns the raw interrupt state of
the UARTRIINTR interrupt.
UARTRIS
CTSRMIS
R
700C_003Ch [1]
nUARTCTS modem interrupt status.
Returns the raw interrupt state of
the UARTCTSINTR interrupt.
UARTRIS
DCDRMIS
R
700C_003Ch [2]
nUARTDCD modem interrupt
status. Returns the raw interrupt
state of the UARTDCDINTR
interrupt.
UARTRIS
DSRRMIS
R
700C_003Ch [3]
nUARTDSR modem interrupt
status. Returns the raw interrupt
state of the UARTDSRINTR
interrupt.
UARTRIS
RXRIS
R
700C_003Ch [4]
Receive interrupt status. Returns
the raw interrupt state of the
UARTRXINTR interrupt.
UARTRIS
TXRIS
R
700C_003Ch [5]
Transmit interrupt status. Returns
the raw interrupt state of the
UARTTXINTR interrupt.
UARTRIS
RTRIS
R
700C_003Ch [6]
Receive timeout interrupt status.
Returns the raw interrupt state of
the UARTRTINTR interrupt.
UARTRIS
FERIS
R
700C_003Ch [7]
Framing error interrupt status.
Returns the raw interrupt state of
the UARTFEINTR interrupt.