![Infineon XDPP1100 Скачать руководство пользователя страница 326](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193326.webp)
User Manual 326 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
IO muxing
Peripheral Field name
Access Address
Bits
Description
3: SYNC, digital IO
4: FAN1_TACH, digital input
5 to 7: Not used
common
pwm12_pd
RW
7000_3014h [9]
Pin PWM12 weak pull-down enable.
0: Pull-down disabled
1: Pull-down enabled
common
pwm12_pu_n
RW
7000_3014h [10]
Pin PWM12 weak pull-up enable.
0: Pull-up enabled
1: Pull-up disabled
common
pwm12_ppen
RW
7000_3014h [11]
Pin PWM12 output buffer
CMOS/open drain select.
0: Open drain output
1: CMOS output
common
pwm11_static_hiz
RW
7000_3014h [12]
Pin PWM11 static HIZ control. Pin
PWM11 has a special output buffer
with tri-state bias resistors for use
with integrated power stage
drivers.
0: Tri-state biasing disabled (typical
usage)
1: Tri-state biasing enabled
(integrated power stage usage)
common
sync_dir_out
RW
7000_3014h [13]
Defines direction of pin mapped to
SYNC function.
0: SYNC mapped pin is input
1: SYNC mapped pin is output
common
gpio_dly
RW
7000_3014h [22:20] Defines deglitch time on GPIO input
buffers. The GPIO input must be
stable for the defined time (clocked
at 25 MHz) to be passed through
the deglitcher. A setting of 0
disables the deglitch function. Due
to an erratum, this register applies
to GPIO0[0] and GPIO1[0] (typically
EN and BEN) only.
LSB = 1 µs, range = 2 to 8 µs
common
gpio0_dben
RW
7000_3028h [23:16] GPIO0 bus input deglitch enable.
Due to an erratum, only bit [0] is
currently functional.
00h: GPIO0[0] deglitch disabled
01h: GPIO0[0] deglitch enabled
02-FFh: Not allowed
common
gpio1_dben
RW
7000_3028h [31:24] GPIO1 bus input deglitch enable.
Due to an erratum, only bit [0] is
currently functional.
00h: GPIO1[0] deglitch disabled