![Infineon XDPP1100 Скачать руководство пользователя страница 376](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193376.webp)
User Manual 376 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
1: Disable clock
“
ram1_clk
”
deep
sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_ram2_clk_g
W
4000_2044h [3]
Disable ram2_clk clock gating when
the Cortex®-M0 enters deep sleep
state.
0: Clock
“
ram2_clk
”
deep sleep
state clock gating status
unchanged
1: Disable clock
“
ram2_clk
”
deep
sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_amba_clk_g
W
4000_2044h [4]
Disable amba_clk clock gating
when the Cortex®-M0 enters deep
sleep state.
0: Clock
“
amba_clk
”
deep sleep
state clock gating status
unchanged
1: Disable clock
“
amba_clk
”
deep
sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_dma_clk_g
W
4000_2044h [5]
Disable dma_clk clock gating when
the Cortex®-M0 enters deep sleep
state.
0: Clock
“
dma_clk
”
deep sleep state
clock gating status unchanged
1: Disable clock
“
dma_clk
”
deep
sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_cnfg_otp1_w_c
lk_g
W
4000_2044h [6]
Disable cnfg_otp1_w_clk clock
gating when the Cortex®-M0 enters
deep sleep state.
0: Clock
“
cnfg_otp1_w_clk
”
deep
sleep state clock gating status
unchanged
1: Disable clock
“
cnfg_otp1_w_clk
”
deep sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_cnfg_dma_clk_
g
W
4000_2044h [10]
Disable cnfg_dma_clk clock gating
when the Cortex®-M0 enters deep
sleep state.
0: Clock
“
cnfg_dma_clk
”
deep sleep
state clock gating status
unchanged
1: Disable clock
“
cnfg_dma_clk
”
deep sleep state clock gating
CLK_DEEP_SL
EEP_MSK_CNF
G_CLR
dse_bif_reg_clk_g
W
4000_2044h [11]
Disable bif_reg_clk clock gating
when the Cortex®-M0 enters deep
sleep state.