![Infineon XDPP1100 Скачать руководство пользователя страница 269](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193269.webp)
User Manual
269 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Fault handler
Peripheral Field name
Access Address
Bits
Description
1: Unused
2: IS1 (ISEN) tracking fault
3: IS2 (BISEN) tracking fault
4: Fbal1 fault
5: IS1 (ISEN) PCL fault
6: IS1 (ISEN) SCP fault
7: Fbal2 fault
8: IS2 (BISEN) PCL fault
9: IS2 (BISEN) SCP fault
10: Unused
11: VREF open fault
12: VSEN open fault
13: Unused
14: VRREF open fault
15: VRSEN open fault
16: Unused
17: BVREF_BVRREF open fault
18: BVSEN_BVRSEN open fault
19 to 31: Unused
faultcom
fault_status_com
R
7000_5420h [31:0]
Fault status register generated by
sub-sampling fault_reg_com at 2
MHz. Fault interrupts are generated
from this register. Once a fault bit is
set, it is latched in this register and
can only be cleared via
fault_clear_com.
0: Unused
1: Unused
2: IS1 (ISEN) tracking fault
3: IS2 (BISEN) tracking fault
4: Fbal1 fault
5: IS1 (ISEN) PCL fault
6: IS1 (ISEN) SCP fault
7: Fbal2 fault
8: IS2 (BISEN) PCL fault
9: IS2 (BISEN) SCP fault
10: Unused
11: VREF open fault
12: VSEN open fault
13: Unused
14: VRREF open fault
15: VRSEN open fault
16: Unused
17: BVREF_BVRREF open fault
18: BVSEN_BVRSEN open fault
19 to 31: Unused
faultcom
fault_encode
R
7000_5424h [7:0]
Priority encoding of the word
{fault_status_com[31:0],fault1_stat
us_loop[31:0],fault0_status_loop[3
1:0]} with fault_encode indicating