![Infineon XDPP1100 Скачать руководство пользователя страница 343](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193343.webp)
User Manual 343 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
NMI_SRC_EN
FSW0_OR_FSW1_N
MI_EN
RW
4000_000Ch [26]
F
switch
NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
DMA_NMI_EN
RW
4000_000Ch [28]
DMA NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
SSP_NMI_EN
RW
4000_000Ch [29]
Reserved
NMI_SRC_EN
I2C_NMI_EN
RW
4000_000Ch [30]
I
2
C NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
UART_NMI_EN
RW
4000_000Ch [31]
UART NMI control.
0: Disabled
1: Enabled
SPARE_FF
SPARE_FF
RW
4000_0020h [31:0]
Spare register
15.3.2
Clock generator unit
The clock generation unit (CGU) generates and controls the clock signals of the CPUS section of the XDPP1100
device. It provides the following main system functions:
•
Clock schemes and clock generation
•
Clock division and control
•
Clock muxing and clock gating
•
Control signal generation for clock usage
The main input clock for CGU is HOSC_clk (up to 100 MHz) generated in the CGEN block outside the CPUS
module. The HOSC_clk provides the primary clock source of the CPUS; the HOSC_clk clock source is optionally
divided before mux; the HOSC_clk is also used as a test input clock.
An overview of the CPUS clock domain is shown in