![Infineon XDPP1100 Скачать руководство пользователя страница 362](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193362.webp)
User Manual 362 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CLK_EN_CTRL
_SET
gpio1_clk_g
W
4000_2030h [22]
Enable the gpio1_clk clock.
0: Status of
“
gpio1_clk
”
clock is not
affected
1: Enable
“
gpio1_clk
”
clock
CLK_EN_CTRL
_SET
dtimer1_kernel_clk
_g
W
4000_2030h [23]
Enable the dtimer1_kernel_clk
clock.
0: Status of
“
dtimer1_kernel_clk
”
clock is not affected
1: Enable
“
dtimer1_kernel_clk
”
clock
CLK_EN_CTRL
_SET
dtimer2_kernel_clk
_g
W
4000_2030h [24]
Enable the dtimer2_kernel_clk
clock.
0: Status of
“
dtimer2_kernel_clk
”
clock is not affected
1: Enable
“
dtimer2_kernel_clk
”
clock
CLK_EN_CTRL
_SET
dtimer3_kernel_clk
_g
W
4000_2030h [25]
Enable the dtimer3_kernel_clk
clock.
0: Status of
“
dtimer3_kernel_clk
”
clock is not affected
1: Enable
“
dtimer3_kernel_clk
”
clock
CLK_EN_CTRL
_SET
pmbus_kernel_clk_
g
W
4000_2030h [26]
Enable the pmbus_kernel_clk
clock.
0: Status of
“
pmbus_kernel_clk
”
clock is not affected
1: Enable
“
pmbus_kernel_clk
”
clock
CLK_EN_CTRL
_SET
otp_kernel_clk_g
W
4000_2030h [27]
Enable the otp_kernel_clk clock.
0: Status of
“
otp_kernel_clk
”
clock
is not affected
1: Enable
“
otp_kernel_clk
”
clock
CLK_EN_CTRL
_CLR
hosc_clk_g
W
4000_2034h [0]
Disable bit for the clock hosc_clk if
the hosc_clk primary clock gating
control has been enabled.
Note: The primary clock gating is
performed if this bit is set.
KILL_ME_SOFTLY bit of the
HOSC_SW_CLK_GATING_CTRL
register is also set. Be sure to
enable an external wakeup source
before executing the primary clock
gating procedure (i.e., entering the
hibernate state) in order to avoid
permanent loss of the CPUS clock.