![Infineon XDPP1100 Скачать руководство пользователя страница 348](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193348.webp)
User Manual 348 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Figure 102
Primary-source clock gating structure
15.3.2.4
CGU registers
The relevant CGU-related registers and their descriptions are provided in
Table 95
CGU-related register description
Register name Field name
Access Address
Bits
Description
ALPHA_CLK_DI
V_CTRL
alpha_clk_div
RW
4000_2000h [4:0]
This register configures the divider
of the main input gated clock
source, hosc_clk_gated. The divide
ratio is equal to alpha_clk_div[4:0]
+ 1. For example, the reset setting
alpha_clk_div[4:0] = 3 generates a
default clock frequency of
alpha_clk = hosc_clk/4.
HOSC_CLK
SLEEPDEEP
HOSC_CLK_GATED
SWEN_CLK
Clock enable reg
(bit 0)
Sleep mask (bit 0)
DeepSleep mask
(bit 0)
G
Mux
GATEHCLK
Hosc SW clk gating control reg
HRESETn
WKUPIN
&
0
0
0
&
0
0
0
>=1
0
0
0
&
0
0
0
Kill_me_softly
&
0
0
0
HWEN_CLK
>=1
0
0
0
EN_CLK
CPUS_EN
Hosc HW clk gating control reg
&
0
0
0
FREEZE
Kill_me_hardly