![Infineon XDPP1100 Скачать руководство пользователя страница 382](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193382.webp)
User Manual 382 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
15.3.3.3
Software reset
The CPUS software reset is invoked by setting the SWRST bit in the RSTMODS register. To perform the reset, the
EN_SWRES bit in SWRST_CTRL register must be set first (enabling CPUS software reset execution), then a
SWRST set bit in the RSTMODS register will cause a CPUS reset (
). When the soft reset procedure is
terminated, bit SWRST in register RSTSR (reset status register) is set, indicating that the last reset was a soft
reset.
Figure 106
Software reset signal generation
15.3.3.4
RGU registers
The relevant RGU-related registers and their descriptions are provided in
Table 96
RGU-related register descriptions
Register name Field name
Access Address
Bits
Description
RSTSR
SWPWDNRST
R
4000_1000h [0]
SW power-down reset flag.
0: The last reset was not generated
by SW_PWDN
1: The last reset was generated by
SW_PWDN
RSTSR
HWPWDNRST
R
4000_1000h [7]
HW power-down reset flag.
0: The last reset was not generated
by HW_PWDN
1: The last reset was generated by
HW_PWDN
HRESETn
SWRST
EN_SWRST Reg
EN_SWRST
SWRST
HOSC_CLK_G
Under reset
Exec power-down procedure
Boot
CPU status
HOSC_CLK
RSTMODS REQ Reg
CPU IF
EN_SWRST
SOFT_RST
SOFT_RST
FF
D
FF
D
FF
D