![Infineon XDPP1100 Скачать руководство пользователя страница 537](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193537.webp)
User Manual 537 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CNTR
ENAB
RW
700B_0008h [6]
Bus enable.
0: I
2
C inputs are ignored and the I
2
C
peripheral will not respond to any
address on the bus
1: The I
2
C peripheral will respond to
calls on its slave address and to the
general call address if ADDR.GCE=1
CNTR
IEN
RW
700B_0008h [7]
I
2
C peripheral interrupt line (INTR)
enable
0: INTR will always remain low
1: INTR will go high when the IFLG bit
is set
STAT_CCR
N
W
700B_000Ch [2:0] Along with STAT_CCR.M, controls the
frequency at which the I
2
C bus is
sampled and the frequency of the
clock line (SCL) when in master
mode.
F
samp
= F
clock
/ 2
N
F
SCL
= F
clock
/ (2
N
* (M+1) * 10)
where F
clock
is the frequency of the I
2
C
peripheral clock input.
STAT_CCR
CODE
R
700B_000Ch [7:3] I
2
C peripheral status code.
00h: Bus error
01h: START condition transmitted
02h: Repeated START condition
transmitted
03h: A write bit transmitted,
ACK received
04h: A write bit transmitted,
ACK not received
05h: Data byte transmitted in master
mode, ACK received
06h: Data byte transmitted in master
mode, ACK not received
07h: Arbitration lost in address or
data byte
08h: A read bit transmitted,
ACK received
09h: A read bit transmitted,
ACK not received
0Ah: Data byte received in master
mode, ACK received
0Bh: Data byte received in master
mode, not ACK received