![Infineon XDPP1100 Скачать руководство пользователя страница 46](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193046.webp)
User Manual
46 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Current sense (IS)
Figure 24
HBCT topology FET naming
Table 9
HBCT PWM state programming example
FET PWM
output
Register programming
Register value
Q1
PWM1
Set bit field values corresponding PWM1 to 1 and other bit fields
to 0 in
ceX_on_mask0
ceX_on_mask0
=
001h
Q2
PWM2
Set bit field values corresponding PWM2 to 1 and other bit fields
to 0 in
ceX_on_mask1
ceX_on_mask1
=
002h
SR1 PWM3
Set bit field values corresponding PWM3 to 1 and other bit fields
to 0 in
ceX_off_mask1
ceX_off_mask1
=
004h
SR2 PWM4
Set bit field values corresponding PWM4 to 1 and other bit fields
to 0 in
ceX_off_mask0
ceX_off_mask0
=
008h
d)
HBCD topology
The HBCD topology adds an inductor to the secondary in order to double the maximum available current. The
simplified topology is shown in
, where Q1 defines the on-time for inductor L1, and Q2 defines the
inductor L2 on-time. The off-time for L1 is defined by SR1, and correspondingly the off-time for L2 is specified
by SR2.
describes the relevant programming for this topology.
Figure 25
HBCD FET naming
V
IN
Q
1
Q
2
C
1
C
2
SR
1
SR
2
L
r
w1
N:1:1
R
LOAD
+
V
OUT
-
C
OUT
r
w2
r
w2
V
IN
Q
1
Q
2
C
1
C
2
SR
2
L
1
SR
1
L
2
R
LOAD
+
V
OUT
-
C
OUT
r
w1
r
w2
N:1