![Infineon XDPP1100 Скачать руководство пользователя страница 32](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193032.webp)
User Manual
32 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Voltage sense
Peripheral Field name
Access Address
Bits
Description
2: 16 samples
3: 32 samples
common
vrs_cmp_ref_sel
RW
7000_3018h
[27]
VRS comparator threshold select.
This threshold is shared by the
VRSEN and BVRSEN sense paths.
When the rectification voltage
exceeds this threshold, the VRS
enters its hold phase of operation.
0: 500 mV
1: 300 mV
common
vrs_delta_vsum_sel
RW
7000_3018h
[28]
In the VRS tracking phase, the ADC
output is filtered by both a fast
(higher bandwidth) LPF and a slow
(lower bandwidth) LPF. When the
difference between the two LPF
outputs is greater than the
threshold selected by
vrs_delta_vsum_sel, the fast filter
output is selected, otherwise the
slow filter output is selected.
0: 8 ADC codes
1: 16 ADC codes
common
vrs_bypass_slow_lpf
RW
7000_3018h
[29]
VRS slow filter bypass control.
Shared by VRSEN and BVRSEN
paths.
0: Filter not bypassed
(recommended)
1: Filter bypassed
common
vrs_bypass_fast_lpf
RW
7000_3018h
[30]
VRS fast filter bypass control.
Shared by VRSEN and BVRSEN
paths.
0: Filter not bypassed
(recommended)
1: Filter bypassed
common
vrs_voltage_init
RW
7000_301Ch
[7:0]
Initial voltage for VRSEN and
BVRSEN tracking integrators when
operating in VRS mode as observed
at the VRSEN/BVRSEN inputs (i.e.,
after the sense resistor divider).
This setting must be greater than
the rectification voltage
corresponding to VIN_ON for
controller start-up when a
rectification voltage is selected for
the input voltage telemetry input
source by tlm_vin_src_sel.
LSB = 20 mV, range = 0.0 to 2.1 V
common
vrs_same_cycle_en
RW
7000_301Ch
[8]
V
RECT
same cycle mode enable.
When enabled, live V
RECT
updates