![Infineon XDPP1100 Скачать руководство пользователя страница 168](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193168.webp)
User Manual
168 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Digital pulse width modulator
Peripheral Field name
Access Address
Bits
Description
determined by the setting of
ramp0_pw_min_state.
Computed by FW from PMBus as
follows:
ramp0_pw_min = MFR_MIN_PW
LSB = 5 ns, range = 0 to 1275 ns
pwm
ramp0_force_duty
RW
7000_2C34h [7:0]
This forced duty-cycle value
overrides the ramp0 duty-cycle
input when selected by
ramp0_force_duty_en. Since this
force is applied at the ramp input,
upstream adjustments to the duty
cycle such as current balance in an
interleaved (multiphase) design are
overwritten. To not override the
current balance adjustment, use
pid_force_duty, which is applied
prior to the current balance
adjustments.
LSB = 0.3906 percent, range = 0.0 to
99.6094 percent
pwm
ramp0_force_duty_e
n
RW
7000_2C34h [8]
PWM ramp0 forced duty-cycle
select.
0: Use PID computed duty cycle
1: Use ramp0_force_duty
pwm
ramp0_force_t1
RW
7000_2C38h [10:0]
PWM ramp0 forced t1 setting
selected by ramp0_force_t1_en. t1
is the time of the first PWM
“
edge
”
in a ramp cycle. In a TE modulation
scheme t1 is fixed at 0. In the
leading and DE modulation
schemes t1 is determined based on
the duty cycle.
LSB = 5 ns, range = 0 to 10235 ns
pwm
ramp0_force_t1_en
RW
7000_2C38h [11]
PWM ramp0 t1 force enable.
0: t1 determined by modulation
scheme and duty cycle
1: t1 set by ramp0_force_t1
pwm
ramp0_force_t2
RW
7000_2C3Ch [10:0]
PWM ramp0 forced t2 setting
selected by ramp0_force_t2_en. t2
is the time of the second PWM
“
edge
”
in a ramp cycle. In a LE
modulation scheme t2 is fixed at
T
switch
(or T
switch
/2 in bridge
topologies). In the trailing and DE
modulation schemes t2 is
determined based on the duty
cycle.
LSB = 5 ns, range = 0 to 10235 ns