![Infineon XDPP1100 Скачать руководство пользователя страница 338](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193338.webp)
User Manual 338 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CPUS_CFG_SE
T
USR_CNFG1
W
4000_0004h [5]
Reserved
CPUS_CFG_SE
T
USR_CNFG2
W
4000_0004h [6]
Reserved
CPUS_CFG_SE
T
USR_CNFG3
W
4000_0004h [7]
Reserved
CPUS_CFG_SE
T
USR_CNFG4
W
4000_0004h [8]
Reserved
CPUS_CFG_SE
T
USR_CNFG5
W
4000_0004h [9]
Reserved
CPUS_CFG_SE
T
USR_CNFG6
W
4000_0004h [10]
Reserved
CPUS_CFG_SE
T
OTP_KEEP_PWR_S
T
W
4000_0004h [11]
Controls OTP APB peripheral
register reset on a soft reset.
0: No change to existing value
1: Maintain OTP APB peripheral
register values on soft reset
CPUS_CFG_SE
T
SEL_SRC_DTIMER3
2_KRN_CLK
W
4000_0004h [12]
Select the source of
DTIMER32_KERNEL_CLK.
0: No change to existing value
1: Loop 1 F
switch
rate clock
CPUS_CFG_SE
T
SEL_SRC_DTIMER3
1_KRN_CLK
W
4000_0004h [13]
Select the source of
DTIMER31_KERNEL_CLK.
0: No change to existing value
1: Loop 0 F
switch
rate clock
CPUS_CFG_SE
T
SEL_SRC_DTIMER2
2_KRN_CLK
W
4000_0004h [14]
Select the source of
DTIMER22_KERNEL_CLK.
0: No change to existing value
1: Invalid setting
CPUS_CFG_SE
T
SEL_SRC_DTIMER2
1_KRN_CLK
W
4000_0004h [15]
Select the source of
DTIMER21_KERNEL_CLK.
0: No change to existing value
1: Invalid setting
CPUS_CFG_SE
T
SEL_SRC_DTIMER1
2_KRN_CLK
W
4000_0004h [16]
Select the source of
DTIMER12_KERNEL_CLK.
0: No change to existing value
1: Invalid setting
CPUS_CFG_SE
T
SEL_SRC_DTIMER1
1_KRN_CLK
W
4000_0004h [17]
Select the source of
DTIMER11_KERNEL_CLK.
0: No change to existing value
1: Invalid setting