![Infineon XDPP1100 Скачать руководство пользователя страница 473](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193473.webp)
User Manual 473 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection
MMU_LUT_RA
M215_DATA
BLK_ADR
RW
4000_453Ch [7:1]
Defines the target address block
into which the RAM2 section is
remapped.
MMU_LUT_RA
M215_DATA
BASE_ADR
RW
4000_453Ch [9:8]
Defines the target memory space
into which the RAM2 section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_PER_SP
ACE
PER
RW
4000_4600h [27:0]
Configures the write protection of
the peripherals mapped in the
peripheral space. A 1 in a bit
position enables protection while a
0 disables protection.
[0]: Not used
[1]: WDT, D
TIMER
, GPIO
[2]: UART, I
2
C, PMBus
[3]: Trim
[4]: Analog
[5]: VSP0
[6]: VSP1
[7]: VSP2
[8]: VCTRL0
[9]: VCTRL1
[10]: PID0
[11]: PID1
[12]: ISP0
[13]: ISP1
[14]: PWM
[15]: COMMON
[16]: TELEM0
[17]: TELEM1
[18]: FAULT0
[19]: FAULT1
[20]: FAN1
[21]: FAN2
[22]: TSEN
[23]: TLMCOM