![Infineon XDPP1100 Скачать руководство пользователя страница 18](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193018.webp)
User Manual
18 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Voltage sense
Figure 7
VSADC block diagram
2.2.1
Analog front end and front-end compensation
AFE is composed of:
•
A pair of level shifters connected to the sense and reference input pins (e.g., VSEN/VREF in the case of VS0)
•
Unity gain buffers
The level shifters allow a wide input voltage range, 0.0 V to 2.1 V, as well as providing a high input impedance.
The unity gain buffers provide additional drive strength to the tracking ADC input stage.
The main objective of the FEC is to reduce the effects of:
•
Temperature
•
Stress
•
Lifetime-induced offset drift in the AFE
It compares the differential voltages at the input and output of the AFE and compensates for the difference at
the reference path unity gain buffer via a 6-bit DAC. For the FEC module, it is strongly recommended to use the
factory settings, selected automatically when programming via the XDPP1100 GUI (although the FEC module
provides some programmability).
2.2.2
Tracking ADC
The last VSADC submodule, the tracking ADC, consists of:
•
Summing amplifier
•
Comparator
•
Tracking integrator with programmable step size control
•
DAC
vsadc
12
vref_buf
vsen_buf
vref_ls
Level
shift
vsen_ls
FEC
6
VSEN
0-2.1V
VREF
(0V)
+
-
+
-
Tracking
ADC
FEC
ADC
Level
shift
+
-
+
-