![Infineon XDPP1100 Скачать руководство пользователя страница 510](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193510.webp)
User Manual 510 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
1: SCL_IN is at high level
STATUS
SDA_IN
R
7008_0000h [27]
Status of the debounced SDA input
signal.
0: SDA_IN is at low level
1: SDA_IN is at high level
STATUS
FISRT_TO_ASSERT_
SMBALERT
R
7008_0000h [28]
First to assert SMBALERT.
0: The SMBALERT was already
asserted by another device
1: The SMBALERT has been
asserted for the first time by this
device
STATUS
TOO_LONG_SCL_HI
GH
R
7008_0000h [29]
This flag is indicating which kind of
SCL timeout occurred after a
watchdog timer interrupt event:
0: SCL was held low externally for
too long
1: SCL was held high externally for
too long
CNFG
EN_PHY
RW
7008_0004h [0]
Enable/Disable PMBus PHY
operation. When this bit is cleared,
the clock of the I
2
CF section is
frozen, and the FSM is in the idle
state.
0: PMBus PHY is not operating, FSM
is forced into idle state.
1: PMBus PHY is operating.
CNFG
DS_FSM_FSM_CLK_
G
RW
7008_0004h [1]
Disable/Enable the FSM clk_fsm
gating.
1: Clock is always running
0: Clock will freeze when no PMBus
transaction is in progress
CNFG
DS_FSM_IRQ_CLK_
G
RW
7008_0004h [2]
Disable/Enable the FSM clk_irq
gating.
1: Clock is always running
0: Clock will freeze if interrupt does
not need to be managed
CNFG
DS_APB_IRQ_CLK_
G
RW
7008_0004h [3]
Disable/Enable the APB clk_irq
gating.
1: Clock is always running
0: Clock will freeze if interrupt is not
pending and does not need to be
managed
CNFG
PREEMPTIVE
RW
7008_0004h [4]
Enable/Disable automatic handler
of ACK/NACK.