![Infineon XDPP1100 Скачать руководство пользователя страница 542](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193542.webp)
User Manual 542 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
•
Programmable HW flow control
•
Fully programmable serial interface characteristics:
o
data can be 5, 6, 7 or 8 bits
o
even, odd, stick or no-parity bit generation and detection
o
1 or 2 stop bit generation
o
baud rate generation, DC up to UARTCLK/16
•
IrDA SIR ENDEC block providing:
o
programmable use of IrDA SIR or UART input/output
o
support of IrDA SIR ENDEC functions for data rates up to 115200 bps half-duplex
o
support of normal 3/16 and low-power (1.41 to 2.23 µs) bit durations
15.13.1
UART block diagram
shows a block diagram of the UART module.
Figure 123
UART block diagram
15.13.2
UART registers
The relevant UART-related registers and their descriptions are provided in
PRDATA[15:0]
PWDATA[15:0]
PADDR[11:2]
PWRITE
PENABLE
PSEL
PRESETn
PCLK
nUARTRST
UARTTXDMABREQ
UARTTXDMACLR
UARTRXDMACLR
UARTTXDMASREQ
UARTRXDMABREQ
UARTRXDMASREQ
Write data[7:0]
UARTEINTR
UARTRTINTR
UARTMSINTR
UARTRXINTR
UARTINTR
UARTTXINTR
nUARTDCD
nUARTOut1
nUARTOut2
nUARTDSR
nUARTCTS
nUARTRI
nUARTRTS
nUARTDTR
SIRIN
UARTRXD
UARTTXD
nSIROUT
Read data[11:0]
txd[7:0]
rxd[7:0]
Control and status
Baud rate divisor
Baud16
UARTCLK
Reference clock
FIFO
flags
Transmit
FIFO
status
Receive
FIFO
status
Baud rate
generator
32 x8
transmit
FIFO
32 x8
receive
FIFO
APB
interface
and
register
block
Transmitter
Receiver
DMA
interface
FIFO status and
interrupt generation