Chapter 2: Features
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
2-1
2. Features
C790 integrated high-performance RISC processor core with 128-bit internal
architecture optimized for high data throughput
•
2-way super-scalar pipeline with 128-bit (2x64-bit) data path
•
200/266 MHz operation
•
MIPS I, II, III compatible ISA with selected MIPS IV ISA (Pre-fetch and Move
Conditional Instructions)
•
Additional multimedia instruction set support to provide SIMD operation
•
32 KB two-way set associative Instruction Cache, and 32 KB two-way set associative
Data Cache
•
Line lockable Data cache, write back cache (WBB), non-blocking load, and data
cache Pre-fetch instruction to enhance performance
•
64-entry fully associative branch target address cache
•
48-entry fully associative JTLB supporting 4 KB –16 MB page size. WinCE profile II
recommended.
•
IEEE754 Double Precision FPU tightly coupled with the CPU core. FPU is
compatible with the TX49.
•
Bi-endian (Little Endian and Big Endian) operations supported
Dual 10/100 Mbps Ethernet Media Access Controller with scatter-gather DMA bus
master capability (“MAC”)
•
Supports 10 or 100 Mbps MII-based PHY devices including 100BASE-TX, 100BASE-
FX & 100BASE-T4
•
Media-Independent Interface (MII) Management feature
•
Supports ENDEC, TP-PMD & Fiber PMD devices
•
Supports Half and Full Duplex operation
•
Scatter-Gather DMA bus master capability
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...