Chapter 4: Address Maps
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
4-2
TX7901 internal registers are mapped from 0x1E00_0000 to 0x1EFF_FFFF (16 MB). The
ROM/SRAM addresses are mapped from 0x1F00_0000 to 0x20FF_FFFF (32 MB).
Main memory space (SDRAM) can be located anywhere except in the internal register range.
This memory space is located on the C790 Bus. PCI memory space can also be located
anywhere except in that range, and up to four segments (including one I/O space) are
allowed. Note that all nine segments must be
non-overlapping
and are programmed by the
user. For details, please refer to the chapters on the SDRAM memory controller and PCI
controller.
4.2 Register
Map
The following is the register map of the TX7901 built-in modules:
0x1E00_0000 - 0x1E00_0FFF
SDRAM Memory Controller on the C790 Bus
0x1E00_1000 - 0x1E00_1FFF
DMA Controller
0x1E00_2000 - 0x1E00_2FFF
G-Bus Bridge and Interrupt Controller
0x1E00_3000 - 0x1E00_3FFF
PCI Bridge (PGB)
0x1E00_4000 - 0x1E00_4FFF
Timer/Counter
0x1E00_5000 - 0x1E00_5FFF
MAC0
0x1E00_6000 - 0x1E00_6FFF
MAC1
0x1E00_7000 - 0x1E00_7FFF
UART0
0x1E00_8000 - 0x1E00_8FFF
UART1
0x1E00_9000 - 0x1E00_9FFF
SPI (TSEI) and GPIO
0x1E00_A000 - 0x1E00_AFFF
PCI Bridge (PGB1): optional
0x1E00_B000 - 0x1E00_BFFF
Reserved
0x1E00_C000 - 0x1E00_FFFF
Reserved
0x1E01_0000 - 0x1EFF_FFFF
Reserved
For more information, please refer to the chapter that pertains to the relevant module.
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...