Chapter 6: SDRAM Memory Controller
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
6-22
6.6 Address
Mapping
sysPAddr[27:0] is assorted into bank, row, and column addresses. This section describes
the mapping of address bits for performance analysis purposes.
Device Type
Bank address
BA[1:0]
1 0
Row Address
RA[12:0]
12 11 10 … 0
Column Address
CA[12:0]
12 11 10
9
8
7
6 … 3 2 … 0
16 Mb
– 6
–
– 22 …12
–
–
× ×
7
23 11… 8 5 …3
64 Mb
128 Mb
7 6
7 6
– 24 22 …12
– 24 22 …12
–
×
AP
×
25 23 11… 8 5 …3
–
×
AP 26 25 23 11… 8 5 … 3
256 Mb
7 6
27 24 22 …12
× ×
AP 26 25 23 11… 8 5 … 3
– :
No pins in this device
×
:
Don’t care
AP: Auto Precharge: Assign a constant of 1 to this bit.
Number: bit number of sysPAddr [27:3]
Address range
Device size
sysPAddr
System elements
31 28 27 26 25 24 23 12 11 ---------6 5 4 3 2 1 0
256 MB
64 MB
256 MB Region Size
16 MB
128 MB
4 KB
Page
Size
16 B = 128b
8 B = 64 b
SDRAM bus size
sysBus size
Cache line size
64 B
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...