Chapter 9: DMA Controller
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
9-16
9.2.6
Next Record Pointer Registers (NRPR0 – NRPR7)
These eight registers contain the address of the next record in the Descriptor list. These
registers are only used when the DMA channel is configured in the Chained mode. A Null
value for a register indicates the last Descriptor in the list.
63
32
0
32
31
0
NRP
32
Table 9-8 Next Record Pointer Register Field Definitions
Bit(s)
Field
R/W
Default
Description
63:32
–
R/O
0
Reserved
31:0
NRP
R/W
0
Next Record Pointer
Points to the next record. A "Null" value indicates the end of
the list.
9.2.7
Global Control and Status Register (GCSR)
This register controls the global behavior of the DMAC.
63
32
0
32
31
30 29 28
27 26
24 23 22
1
0
G
I
N
T
G
N
C
I
G
C
C
I
G
C
B
I
G
G
B
I
0
G
I
N
T
E
0
F
R
P
1
1
1
1
1
3
1
22
1
Table 9-9 Global Control and Status Register Field Descriptions
Bit(s)
Field
R/W
Default
Description
63:32
–
R/O
0
Reserved
31
GINT
R/O
0
DMA Global Interrupt Active
0: No interrupt pending
1: Interrupt pending
30
GNCI
R/O
0
DMA Global Normal Completion Interrupt
0: No normal completion interrupt in any DMA channel
1: Normal completion interrupt in some DMA channels
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...