Chapter 15: Serial Port Interface
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
15-14
Compatibility Mode:
This flag is used to detect a state where the TSEI module is configured as a slave and the
module was unable to follow the transmission of the busmaster on the SEI bus. It is
asserted when the TSEI module is configured as a slave, a new byte has been completely
received, and the TSEF flag is still asserted. No interrupt will be generated when asserting
this flag. It is cleared by reading SESR with the SOVF bit set, then accessing SEDR.
Switching to the Master Mode will also clear the flag.
Toshiba Mode:
The TSRC flag is used instead of the TSEF flag to determine whether the Data Register has
been read out. An interrupt will be generated on TSIC0 if the TASM bit in the SESR register
is asserted.
This flag can only be cleared by writing a “1” to it. Writing a “0” to it has no effect.
MODF:
Mode-Fault Error Flag
Compatibility Mode:
This flag is set if the SS_n signal goes to active low while the TSEI is configured as a master
(MSTR=1). In this case:
1. The SEI output pin drivers are disabled and the output pins are placed in the high
impedance state.
2. The MSTR bit in the SECR register is cleared.
3. The SEE bit is forcibly cleared to disable the SEI system.
4. An interrupt is generated if the SEIE bit is set.
The MODF flag is automatically cleared by reading the SESR register with MODF bit set,
then writing to the SECR register.
Toshiba Mode:
This flag can only be cleared by writing a “1” to it. Writing a “0” to this flag has no effect. The
SEIE bit is ignored and an interrupt will always be generated on a transition from “0” to “1”.
TSRC:
TSEI Receive Completion
Compatibility Mode:
This flag always reads as “0,” and writes to this register have no effect.
Toshiba Mode:
This flag is set when a transfer has been completed
when eight cycles are shifted on the
SCK signal. It is cleared by performing a read operation on the TSEI data register, by
switching to the Compatibility Mode, or by writing a “1” to this flag. Writing a “0” to this flag
has no effect. An interrupt will be generated on TSIC1 when asserting the flag.
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...