Chapter 8: PCI/G-Bus Bridge
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
8-40
8.7.8 Master Latency Timer Register
Address: 0Ch
Bits Used: Bits 15:8 are used at this address.
Access: Read/Write
The Master Latency Time Register is an 8-bit register controlling the amount of time that the
core, as a bus Master, can perform burst transfers if another Master requests the bus. The
two least significant bits are hardwired to “0”, allowing interval changes in increments of four
clocks.
Table 8-28 Configuration Master Latency Timer Register
Bits
Description
Reset
7:2
Master Latency Timer Count Value:
This register sets the minimum number of PCI clock cycles that the core will be guaranteed
access to the PCI bus. After this count has expired, the core will surrender the PCI bus as
soon as the Arbiter grants the bus to other PCI Master devices.
00h
1:0
Reserved: Hardwired to “0”.
0h
8.7.9 Header
Type
Address: 0Ch
Bits Used: Bits 23:16 are used at this address.
Access: Read/Write
Header Type is defined in Section 6.2.1 of the PCI 2.1 Specifications.
Table 8-29 Header Type Register
Bits
Description
Reset
7:0
Header Type
00h
8.7.10 Subsystem Vendor ID
Address: 2Ch
Bits Used: Bits 15:0 are used at this address.
Access: Read-Only.
The Subsystem Vendor ID is defined in section 6.2.4 of the PCI 2.1 Specifications.
Table 8-30 Subsystem Vendor ID Register
Bits
Description
Reset
15:0
Subsystem Vendor ID
0000h
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...