Chapter 10: Programmable Timer/Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
10-11
10.4.6 Timer Interrupt Status Registers TMTISR0, TMTISR1, TMTISR2
The following figure and Table 10-9 detail the fields of the Timer Interrupt Status Registers,
TMTISR0, TMTISR1, and TMTISR2. Note that Timers 0 and 1 use only some of these fields.
31
16
0
16
15
4
3
2
1
0
0
T
W
I
S
T
P
I
B
S
T
P
I
A
S
T
I
I
S
12
1
1
1
1
Table 10-9 Field Descriptions for Timer Interrupt Status Registers TMTISRx
Bit
Field
Field Name
Timer(s)
R/W
Description
31:4
–
–
–
R/O
Reserved
3
TWIS
Watchdog Timer
Interrupt Status
2
R/W
When the watchdog timer interrupt is enabled by setting the
TWIE bit and the counter value matches the compare register
TMCPRA value during counting, the TWIS bit is set, asserting
the WDTINTREQ* line Low. (0)
By clearing the TWIS bit, the WDTINTREQ* line is de-asserted
High, clearing the interrupt request.
“0” read: No interrupt request is being generated.
“1” read: Counter has matched the compare register and an
interrupt request is being generated.
“0” written: Resets the timer interrupt request.
Note: Writing
a “1” to the TWIS bit has no effect functionally.
2
TPIBS
Timer/Pulse
Generator B
(TMCPRB)
interrupt status
1, 2
R/W
When the Timer/Pulse Generator interrupt is enabled by setting
the TPIBE bit and the counter value matches the compare
register TMCPRB value during counting, the TPIBS bit is set,
asserting the TMINTREQ* line Low. By clearing the TPIBS bit,
the TMINTREQ* line is de-asserted High, clearing the interrupt
request. (0)
“0” read: No interrupt request is being generated.
“1” read: Counter has matched compare register B, and an
interrupt request is being generated.
“0” written: Resets the pulse generator interrupt request for
TMCPRB.
Note:
Writing
a “1” to the TPIBS bit has no effect functionally.
1
TPIAS
Timer/Pulse
Generator A
(TMCPRA)
interrupt status
1, 2
R/W
When the Timer/Pulse Generator Interrupt is enabled by setting
the TPIAE bit and the counter value matches the compare
register TMCPRA value during counting, the TPIAS bit is set,
asserting the TMINTREQ* line Low. By clearing the TPIAS bit,
the TMINTREQ* line is de-asserted High, resetting the interrupt
request. (0)
“0” read: No interrupt request is being generated.
“1” read: Counter has matched compare register A, and an
interrupt request is being generated.
“0” written: Resets the pulse generator interrupt request for
TMCPRA.
Note:
Writing a “1” to the TPIAS bit has no effect functionally.
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...