Chapter 8: PCI/G-Bus Bridge
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
8-38
8.7.4 PCI Status Register
Address: 04h
Bits Used: Bits 31:16 are used at this address.
Access: Read Only, Status (Status bits: see PCI 2.1 Specifications for usage)
Reports the status of operations on the PCI bus. Also indicates the
PCI
_
DEVSEL
*
timing that
has been selected.
Table 8-24 Configuration PCI Status Register
Bit(s)
Description
Reset
Type
15
Detect Parity Error
0
Status
14
Signaled System Error
0
Status
13
Received Master Abort Status. Set when PCI Master terminates a Host-
to-PCI transaction with a Master Abort.
0
Status
12
Received Target Abort Status. Set when the core initiates a PCI
transaction and is terminated by the Target.
0
Status
11
Signaled Target Abort Status
0
Status
10:9
Device Select Timing. Indicates timing of
PCI_DEVSEL*
when the
core responds to a PCI transaction as a Target.
01
R/O
8
Data Parity Detected
0
Status
7
Fast Back-to-Back Capable Status Flag
1
R/O
6
RESERVED
0
R/O
5
66 MHz-Capable Status Flag
1
Status
4:0
Reserved
0x10 *1
R/O
*1: The PCI Specifications stipulate that this field must be ignored. Please do not rely on this
value since it is an implementation dependent value.
8.7.5 Device Revision Identification Register
Address: 08h
Bits Used: Bits 7:0 are used at this address.
Access: Read Only
Table 8-25 Configuration Device Revision Identification Register
Bits
Description
Reset
7:0
Revision Identification Number (Hardwired)
00h
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...