Chapter 8: PCI/G-Bus Bridge
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
8-42
8.7.14 MIN_GNT Register
Address: 3Ch
Bits Used: Bits 23:16 are used at this address.
Access: Read/Write
Table 8-34 MIN_GNT Register
Bits
Description
Reset
7:0
Identifies length of burst
period, assuming a 33
MHz clock. Is in units of
0.25
µ
S.
00h
8.7.15 MAX_LAT Register
Address: 3Ch
Bits Used: Bits 31:24 are used at this address.
Access: Read/Write
Table 8-35 MAX_LAT Register
Bits
Description
Reset
7:0
Sets value of MAX_LAT.
See PCI 2.1 Specifications
Section 6.2.4 for details. Is
in units of 0.25
µ
S.
00h
8.7.16 TRDY Timeout Value
Address: 40h
Bits Used: Bits 7:0 are used at this address.
Access: Read/Write
Table 8-36 Configuration TRDY Timeout Value
Bits
Description
Reset
7:0
Sets the number of PCI
clocks that the core will
wait for
TRDY
as the
Master.
80h
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...