Table Of Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
v
12.5.2
FIFO Operation............................................................................................................... 12-45
12.5.3
MII Interface.................................................................................................................... 12-49
12.5.4
Interrupt........................................................................................................................... 12-49
12.5.5
Reset................................................................................................................................. 12-49
CHAPTER 13.
REMOVED ................................................................................................................. 13-1
CHAPTER 14.
UARTS WITH FIFOS ............................................................................................... 14-1
14.1
O
VERVIEW
.............................................................................................................................. 14-1
14.1.1
Key Features ...................................................................................................................... 14-2
14.1.2
Introduction ....................................................................................................................... 14-2
14.2
F
UNCTIONAL
D
ESCRIPTION
.................................................................................................... 14-2
14.2.1
Transmit Operation............................................................................................................ 14-2
14.2.2
Receive Operation ............................................................................................................. 14-3
14.2.3
Modem Control Lines ........................................................................................................ 14-3
14.3
I
NTERFACE
S
IGNALS
............................................................................................................... 14-3
14.4
UART D
EVICE
R
EGISTER
D
ESCRIPTION
................................................................................. 14-4
14.4.1
UART Device Register Addressing .................................................................................... 14-4
14.4.2
Receive Buffer Register (RBR0, RBR1)............................................................................. 14-6
14.4.3
Transmit Holding Registers (THR0, THR1)....................................................................... 14-6
14.4.4
Line Control Registers (LCR0, LCR1)............................................................................... 14-6
14.4.5
Line Status Registers (LSR0,LSR1).................................................................................... 14-8
14.4.6
FIFO Control Registers (FCR0, FCR1) .......................................................................... 14-10
14.4.7
Interrupt Identification Registers (IIR0, IIR1) ................................................................. 14-11
14.4.8
Interrupt Enable Registers (IER0, IER1)......................................................................... 14-13
14.4.9
Modem Control Registers (MCR0, MCR1)..................................................................... 14-13
14.4.10
Modem Status Registers (MSR0, MSR1)......................................................................... 14-14
14.4.11
Scratch Registers (SCR0, SCR1) .................................................................................... 14-15
14.4.12
Pre-scalar Register......................................................................................................... 14-15
14.4.13
Divisor Latch LS and MS Registers (DLL, DLM)........................................................... 14-16
14.5
S
PECIAL
F
EATURES
............................................................................................................... 14-17
14.5.1
Transmit Machine Timing................................................................................................ 14-17
14.5.2
THR Empty Interrupt Timing ........................................................................................... 14-17
14.5.3
FIFO Reset Timing .......................................................................................................... 14-17
14.5.4
Rx Line Status Interrupt Timing....................................................................................... 14-17
14.5.5
Timeout interrupt timing .................................................................................................. 14-17
14.6
I
MPLEMENTED RESTRICTIONS
............................................................................................... 14-18
14.6.1
Package pins.................................................................................................................... 14-18
CHAPTER 15.
SERIAL PORT INTERFACE................................................................................... 15-1
15.1
O
VERVIEW
.............................................................................................................................. 15-1
15.2
B
OOT
M
EMORY
S
EQUENCER FOR
W
ORD
A
CCESS
(BM/W) .................................................... 15-3
15.2.1
Boot ROM (64 KB) ............................................................................................................ 15-5
15.3
TSEI O
VERVIEW
.................................................................................................................... 15-7
15.4
TSEI
T
RANSFERS
................................................................................................................... 15-8
15.4.1
TSEI Clock Phase and Polarity Controls .......................................................................... 15-8
15.4.2
TSEI Data and Clock Timing............................................................................................. 15-8
15.5
TSEI S
IGNALS AND
P
INS
........................................................................................................ 15-8
15.5.1
SCLK Pin ........................................................................................................................... 15-8
15.5.2
SDMISO and SDMOSI....................................................................................................... 15-9
15.5.3
SS_N................................................................................................................................... 15-9
15.6
TSEI T
RANSFER
F
ORMATS
..................................................................................................... 15-9
15.6.1
CPHA Equals 0 Format..................................................................................................... 15-9
15.6.2
CPHA EQUALS 1 FORMAT ........................................................................................... 15-10
15.7
MCU I
NTERFACE
................................................................................................................. 15-11
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...