Chapter 10: Programmable Timer/Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
10-12
Bit
Field
Field Name
Timer(s)
R/W
Description
0
TIIS
Timer's Interval
Timer Interrupt
Status bit
0, 1, 2
R/W
When the Interval Timer Interrupt is enabled by setting the TIIE
bit in the Interval Timer Mode Register (TMITMRx) and the
counter value matches the compare register TMCPRA value
during counting, the TIIS bit is set, asserting the TMINTREQ*
line Low. By clearing the TIIS bit, the TMINTREQ* line is de-
asserted High, resetting the interrupt request. (0)
“0” read: No interrupt request is being generated.
“1” read: Counter has matched compare register A, and an
interrupt request is being generated for the Interval Timer.
“0” written: Resets the Interval Timer interrupt request for
TMCPRA.
Note: Writing a “1” to the TIIS bit has no effect functionally.
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...