Chapter 17: Pins
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
17-2
Name of Signal
I/O
Function
SdmBAddr[1:0]
O
SDRAM Bank Address bits
SdmCSB[3:0]
O
SDRAM Chip select for each DIMM
sdmCASB
O
SDRAM CAS signal
sdmRASB
O
SDRAM RAS signal
sdmWrB
O
SDRAM Write Enable
sdmCKE
O
SDRAM Clock enable
UART0 Interface
UA0_BAUD
O
Receive/Transmit clock derived from CLK divided by the value in the divisor latch
DLL & DLM.
UA0_RCLK
I
Receive clock
UA0_RCLK_BAUD
I
RCLK Select. When tied high, RCLK is connected internally to BAUD; when tied to
low, the RCLK pin is used as the Receive clock.
UA0_SIN
I
Serial Input. Data is clocked in using RCLK/16.
UA0_SOUT
O
Serial Output. Data is clocked out using the output from Baud Rate Generator,
divided by 16.
UA0_DCDB
I
Data Carrier Detector, Modem Control register [7] status bit.
UA0_RIB
I
Ring Indicator, Modem Control register [6] status bit.
UA0_DSRB
I
Data Set Ready, Modem Control register [5] status bit.
UA0_CTSB
I
Clear To Send. Modem Control register [4] status bit.
UA0_OUT2B
O
General Control, Modem Control register [3] status bit.
UA0_OUT1B
O
General Control, Modem Control register [2] status bit.
UA0_RTSB
O
Request to Send, Modem Control register [1] status bit.
UA0_DTRB
O
Data Terminal Ready, Modem Control register [0] status bit.
UART1 Interface
UA1_SIN
I
Serial Input. Data are clocked in using internal RCLK.
UA1_SOUT
O
Serial Output. Data are clocked out using the output from Baud Rate Generator,
divided by 16.
PHY0 (MII Interface)
MAC0_TXCLK
I
Transmit Nibble Clock Input
MAC0_TXD[3:0]
O
Transmit Nibble Data
MAC0_TXEN
O
Transmit Enable
MAC0_TXER
O
Transmit Error
MAC0_CRS
I
Carrier Sense
MAC0_COL
I
Collision Detected
MAC0_RXCLK
I
Receive Nibble Clock
MAC0_RXDV
I
Receive Data Valid
MAC0_RXER
I
Receive Error
MAC0_RXD[3:0]
I
Receive Nibble Data
MAC0_MDC
O
MII Management Clock
MAC0_MDIO
I/O
MII Management Data Input/Output
MAC0_HwFDupSel
I
Full Duplex Select
PHY1 (MII Interface)
MAC1_TXCLK
I
Transmit Nibble Clock Input
MAC1_TXD[3:0]
O
Transmit Nibble Data
MAC1_TXEN
O
Transmit Enable
MAC1_TXER
O
Transmit Error
MAC1_CRS
I
Carrier Sense
MAC1_COL
I
Collision Detected
MAC1_RXCLK
I
Receive Nibble Clock
MAC1_RXDV
I
Receive Data Valid
MAC1_RXER
I
Receive Error
MAC1_RXD[3:0]
I
Receive Nibble Data
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...